Part Number Hot Search : 
D33L5500 Q6025L PJ33A FDS4935 TL431M FDS4935 TL431M UF200
Product Description
Full Text Search
 

To Download X68C75PM Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 APPLICATION NOTES
AVAILABLE
AN62 * AN64 X68C75 SLIC*(R)AN66 * AN74 E2
SLIC
X68C75 SLIC(R) E2 Microperipheral
Port Expander and E2 Memory
* High Performance CMOS --Fast Access Time, 120ns --Low Power * 60mA Active * 100A Standby * PDIP, PLCC, and TQFP Packaging Available DESCRIPTION The X68C75 is a highly integrated peripheral for the 68HC11 family of microcontrollers. The device integrates 8K-bytes of 5V byte-alterable nonvolatile memory, 2 bidirectional 8-bit ports, 16 general purpose registers, programmable internal address decoding and a multiplexed address and data bus. The 5V byte-alterable nonvolatile memory can be used as program storage, data storage, or a combination of both. The memory array is separated into two 4K-byte sections which allows read accesses to one section while a write operation is taking place in the other section. The nonvolatile memory also features Software Data Protection to protect the contents during power transitions, and an advanced Block Protect register which allows individual blocks of the memory to be configured as read-only or read/write.
FEATURES * Highly Integrated Microcontroller Peripheral --8K x 8 E2 Memory --2 x 8 General Purpose Bidirectional I/O Ports --16 x 8 General Purpose Registers --Integerated Interrupt Controller Module --Internal Programmable Address Decoding * Self Loading Integrated Code (SLIC) --On-Chip BIOS and Boot Loader --IBM/PC Based Interface Software(XSLIC) * Concurrent Read During Write --Dual Plane Architecture * Isolates Read/Write Functions Between Planes * Allows Continuous Execution Of Code From One Plane While Writing In The Other Plane * Multiplexed Address/Data Bus --Direct Interface to Popular 68HC11 Family of Microcontrollers * Software Data Protection --Protect Entire Array During Power-up/-down * Block LockTM Data Protection --Set Write Lockout in 1K Blocks * Toggle Bit Polling PIN CONFIGURATIONS
DIP
RESET A12 WC SEL STRA A15 NC A14 A13 PA7 PA6 PA5 PA4 PA3 PA2 PA1 PA0 NC A/D0 A/D1 A/D2 A/D3 A/D4 VSS 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 X68C75 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 VCC R/W
PLCC TQFP
STRA RESET VCC SEL A15 WC A12 AS A8 A9
AS A8 A9 A11 NC IRQ STRB PB7 PB6 PB5 PB4 PB3 PB2 PB1 PB0 NC E A10 CE A/D7 A/D6 A/D5
2899 ILL F01
INDEX CORNER
A14 A13 PA7 PA6 PA5 PA4
PA33
4
6 7 8 9 10 11 12 13 14 15 16 17
5
4
3
2
1 44 43 42 41 40 39 38 37 36 A11 IRQ STRB PB7 PB6 PB5 PB4 PB3 PB2 PB1 PB0
R/W
X68C75 SLIC
35 34 33 32 31 30 29
3
PA2 PA1 PA0 A/D0
18 19 20 21 22 23 24 25 26 27 28
A/D1 A/D2 A/D3 A/D4 A/D5 A/D6 A/D7 VSS A10 CE E
2899 ILL F02.3
Concurrent Read During Write, Block Lock, and SLIC(R) E2 are registered trademarks of Xicor, Inc.
(c)Xicor, Inc. 1994, 1995, 1996 Patents Pending 2899-2.1 4/11/97 T0/C0/D1 SH
1
Characteristics subject to change without notice
X68C75 SLIC(R) E2
Each bidirectional port consists of 8 general purpose I/O lines and 1 data strobe line. The ports also feature a configurable interrupt request output. Access to the X68C75 is accomplished through the multiplexed address/data bus of the 68HC11 type controllers. An internal programmable address decoder maps the internal memory and register locations into the desired address space. ARCHITECTURAL OVERVIEW The X68C75 incorporates the interface circuitry normally needed to decode the control signals and demultiplex the address/data bus to provide a "seamless" interface. The control inputs on the X68C75 are configured such that it is possible to directly connect them to the proper interface signals of the 68HC11 microcontroller. The reading of data from the chip is controlled by the R/W and E clock signals. Reading and writing of the nonvolatile memory array is analogous to RAM operation. During a write operation to either the nonvolatile memory or the control registers, the falling edge of AS latches the address present on the FUNCTIONAL DIAGRAM address bus into the X68C75, and the falling edge of E clock latches the data to be written. The nonvolatile memory of the X68C75 is internally organized as two independent arrays of 4K-bytes with the A12 input selecting which of the two planes of memory is to be accessed. While the processor is executing code out of one plane, write operations can take place in the other plane; allowing the processor to continue execution of code out of the X68C75 during a byte or page write to the device. This feature is called Concurrent Read During Write. The X68C75 also features an advanced implementation of the Software Data Protection scheme, called Block Protect, which allows the nonvolatile memory array to be treated as 8 independent sections of 1K-bytes. Each of these sections can be independently enabled for write operations. This allows segmentation of the memory contents into writable and non-writable sections, thereby, allowing certain sections of the device to be secured so that updates can only occur in a controlled environment. (e.g. in an automotive application, only at an authorized service center). The Block Protect configuration is stored in a nonvolatile register, ensuring that the configuration data will be maintained after the device is powered-down.
ADDRESS A0-A15 LATCH LEFT PLANE DECODE RIGHT PLANE DECODE 16 X 8 GENERAL PURPOSE REGISTERS
1K X 8 I/O BUFFER & LATCH 1K X 8 E2PROM 1K X 8 1K X 8
1K X 8 1K X 8 E2PROM 1K X 8 1K X 8 PORT A
I/O0-I/O7
CE R/W E AS SEL WC RESET IRQ SDP DECODE
PORT B
DATA I/O BUS MASTER CONTROL LOGIC
PORT SELECT
MEM.
MAP
CONFIG REGISTER
PORT SPECIAL FUNCTION REGISTERS
2899 ILL F03
2
X68C75 SLIC(R) E2
The X68C75 write control input, serves as an external control over the completion of a previously initiated page load cycle. The X68C75 also features the industry standard 5V E2 memory characteristics such as byte or page mode write and Toggle Bit Polling. Read A HIGH to LOW transition on AS latches the address; the data will be output on the AD pins when E clock and R/W are HIGH (tACC). Write A write is performed by latching the address on the falling edge of AS. The R/W signal LOW while E clock is HIGH initiates a write cycle. The valid data must be present on AD0-AD7 prior to an E clock HIGH to LOW PIN DESCRIPTIONS
PIN NAME A15-A8 AD7-AD0 AS CE I/O I I/O I I DESCRIPTION Non-multiplexed high-order Address line inputs for the upper byte of the address. The addresses are latched when AS makes a HIGH to LOW transition. Multiplexed lower-order Address and DATA lines. The addresses are latched when AS makes a HIGH to LOW transition. Address Strobe input is used to latch the addresses present on the address lines A15-A8 and AD7- AD0 into the device. The addresses are latched when AS transitions from HIGH to LOW. The device select (CE) is an active HIGH input. This signal has to be asserted prior to AS HIGH to LOW transition in order to generate a valid internal device select signal. Holding this pin LOW and AS LOW will place the device in standby mode. The ports stay active at all times. The E clock is the bus frequency clock input, and is used as a data timing reference signal. When the E clock is LOW, the addresses are latched by HIGH to LOW transition on the AS pin. The E clock HIGH cycle is used for data transfers. The IRQ is an open-drain output. It can be configured to signal latching of new data into the ports, and completion of an E2 memory write cycle. The I/O lines of port A. The output driver can be configured as either CMOS or open-drain using the AWO bit in CR. The I/O direction bit (DIRA) in CR is used to select the port A I/O mode. The I/O lines of port B. The output driver can be configured as either CMOS or open-drain using the BWO bit in CR. The I/O direction bit (DIRB) in CR is used to select the port B I/O mode. The R/W signal indicates the direction of data transfers. During phase 2 (HIGH cycle) of the E clock, the R/W is HIGH for a read, and LOW for a write cycle. RESET is used to initialize the internal static registers and has no effect on the E2 memory operations. The default active level is LOW, but it can be reconfigured in EEM register. The SEL input should be LOW for the device to be selected. This input is normaly tied to VSS. The STRA controls port A and STRB controls port B. When ports are configured as inputs, a valid transition on their strobe pins will latch into their Port Data Register the data present at the port input pins. Writing to an output port Data Register generates a pulse of fixed duration on its corresponding strobe pin. The output data presented at the output pins stay valid until the next data is written to the output port data register. WC input has to be held LOW during a write cycle. It can be permanently tied HIGH in order to disable writes to the E2 memory. Taking the WC HIGH prior to tBLC (100s; the time delay from the last write cycle to the start of internal programming cycle) will inhibit the write operation.
2899 PGM T01.1
transition. The data will be latched into the X68C75 on the falling edge of E clock. Page Write Operation The X68C75 supports page mode write operations. This allows the microcontroller to write from one to thirty-two bytes of data to the X68C75. Each individual write within a page write operation must conform to the byte write timing requirements. The rising edge of E clock starts a timer delaying the internal programming cycle 100s, therefore, each successive write operation must begin within 100s of the last byte written. The waveform on page 19 illustrates the sequence and timing requirements. Toggle Bit Polling Because the X68C75 typical write timing is less than the specified 5ms, Toggle Bit Polling has been provided to
E
I
IRQ PA7-PA0 PB7-PB0 R/W RESET SEL STRA, STRB
O I/O I/O I I I I/O
WC
I
3
X68C75 SLIC(R) E2
determine the early completion of a write cycle. During the internal programming cycle, I/O6 will toggle from "1" to "0" and "0" to "1" on subsequent attempts to read from the memory plane that is being updated. When the internal cycle is complete, the toggling will cease and the device will be accessible for additional read or write operations. Due to the dual plane architecture, reads for polling must occur from the plane that was written; that is, the state of A12 during a write must match the state of A12 during polling. Figure 1. Toggle Bit Polling E Control
OPERATION LAST BYTE WRITTEN I/O6=X I/O6=X I/O6=X I/O6=X X68C75 READY FOR NEXT OPERATION
DATA PROTECTION The X68C75 provides two levels of data protection through software control. There is a global software data protection feature similar to the industry standard for E2PROMs and a new Block Lock Protect write lockout protection providing a secondary level data security option.
CE
AS
A/D0-A/D7
AIN
DIN
AIN
DOUT
AIN
DOUT
AIN
DOUT
AIN
DOUT
AIN
A8-A12
A12=n
A12=n
A12=n
A12=n
A12=n
ADDR
E
R/W
2899 ILL F05
4
X68C75 SLIC(R) E2
Software Data Protection Software Data Protection (SDP) can be employed to protect the entire array against inadvertent writes during power-up/power-down operations. The X68C75 is shipped from the factory with SDP enabled. With SDP enabled, inadvertent attempts to write to the X68C75 will be blocked. The system can still write data, but only when the write operation (page or byte) is preceded by the three-byte command sequence. All write operations, both the command sequence and any data write operations must conform to the page write timing requirements. The SDP mode is also enabled anytime one of the nonvolatile configuration registers are modified. These include writing to EE map, SFR map, and BPR. Block Lock Protect Write Lockout The X68C75 provides a second level of data security referred to as Block Lock Protect write lockout (or Block Protection). This is accessed through an extension of the SDP command sequence. Block Protect allows the user to lockout writes to 1K x 8 blocks of memory. Unlike SDP which prevents inadvertent writes, but still allows Figure 2. Writing with SDP Enabled
AA b2 b1 b0 P 555
easy system access to writing the memory, Block Protect will lockout all attempts unless it is specifically disabled by issuing the deactivation sequence. This feature can be used to set a higher level of protection in a system where a portion of the memory is used to store the system kernel and protect it from the application programs residing in the other blocks. Setting write lockout is accomplished by writing a fivebyte command sequence opening access to the Block Protect Register (BPR). After the fifth byte is written, the user writes to the BPR, selecting which blocks to protect or unprotect. All write operations, both the command sequence and writing the data to the BPR, must conform to the page write timing requirements. It should be noted that accessing the BPR automatically sets the upper level SDP. If for some reason the user does not want SDP enabled, they may reset it using the normal reset command sequence. This will not affect the state of the BPR and any 1K x 8 blocks that were set to the write lockout state will remain in the write lockout state. Figure 3. Sequence to Deactivate Software Data Protection
AA b2 b1 b0 P 555
55
b2 b1 b0 P AAA
55
b2 b1 b0 P AAA
A0
b2 b1 b0 P 555
A0
b2 b1 b0 P 555
AA
b2 b1 b0 P 555
Perform Byte or Page Write Operations
80
b2 b1 b0 P AAA
Delay of tWC
Delay of tWC
Exit Routine
2899 ILL F05B
Exit Routine
2899 ILL F05C
b2 b1 b0 Reference the A15-A13 setting in EEM register P = Address bit (A12) of the updated memory plane.
b2 b1 b0 Reference the A15-A13 setting in EEM register P = Address bit (A12) of the memory plane not being read.
5
X68C75 SLIC(R) E2
Figure 4. Block Protect Register Format
MSB 7 LSB 3210 BLOCK ADDRESS 0000-03FF 0400-07FF 0800-0BFF 0C00-0FFF 1000-13FF 1400-17FF 1800-1BFF 1C00-1FFF "1" = Protect, "0" = Unprotect Block Specified
2899 ILL F06.1
Figure 5. Setting BPR Command Sequence
AA b2 b1 b0 P 555
654
55
b2 b1 b0 P AAA
A0
b2 b1 b0 P 555
AA
b2 b1 b0 P 555
C0
b2 b1 b0 P AAA
The BPR format and block map are illustrated above. The command sequence is illustrated to the right.
Write BPR mask value to any address
Delay of tWC
Exit Routine
2899 ILL F07.1
(BPR Register Set Global SDP Set) b2 b1 b0 Reference the A15-A13 setting in E2M register P = Address bit (A12) of the memory plane not being read.
Figure 6. Microcontroller Map
0000 0400 07FF 7FF 400
SFR (SPECIAL FUNCTION REGISTERS) BLOCK MAPPABLE TO ANY 1K PAGE BY THE SFRM REGISTER.
E000 SLIC E150 USER APPLICATION CODE/DATA FF00 E000 FFC0 FFFF FFFF ISR/RESET VECTORS SLIC
8K BYTES OF BYTE ALTERABLE DUAL PLANE ARCHITECTURED NON-VOLATILE MEMORY (MAPPABLE TO ANY 8K PAGE BY THE E2M BITS 2-0)
2899 ILL F07B.2
6
X68C75 SLIC(R) E2
Figure 7. On-Chip Registers
7 0400 1 6 0 5 A15 4 A14 3 A13 2 A12 1 A11 0 A10 SFRM* Special Function Register Memory Map Register Port Data Register B
0408
MSB
LSB
PDRB
0410
MSB
LSB
PDRA
Port Data Register A
0418
INT
INTA
INTB
ENA
ENB
ENEE
0
EOW
ISR
Interrupt Status Register
0420
IRST
1
AWO
BWO
DIRA
DIRB STRA STRB
CR
Configuration Register
0428
MSB
LSB
PPRB
Port Pin Register B
0430
MSB
LSB
PPRA
Port Pin Register A
0438
0
LAM
0
RST
A15
A14
A13
EEM*
E2 Memory Map Register
0600
MSB
LSB
16 Bytes General Purpose SRAM
060F
MSB
LSB
NOTE: * The value returned by reading these registers is the complement of the actual data. These registers are nonvolatile and a special SDP sequence is used to alter their contents. All the other registers are initialized by a valid reset input signal and when the device is power cycled.
2899 ILL F07.3C
7
X68C75 SLIC(R) E2
Programmable Address Decoding The X68C75 features an internal programmable address decoder which allows the nonvolatile memory array and the internal registers to be mapped in various locations of the 64K-byte memory map. The register set is mappable into a 1K-byte block, while the nonvolatile memory array is mappable into an 8K-byte block. The mapping is controlled by two nonvolatile configuration registers, the SFR Map Register and the E2 Memory Map Register. Their bits are mapped as follows: SFR Map Register (SFRM) Default = 81
7 6 5 4 3 2 1 0
A0 b2 b1 b0 P 555
Setting the Mapping Registers The mapping registers are written using a modified version of the Software Data Protection sequence. All timings must adhere to the normal Software Data Protection sequence. Figure 8. Setting the SFR Map Register
AA b2 b1 b0 P 555
55
b2 b1 b0 P AAA
1
0
A15
A14
A13
A12
A11
A10
AA b2 b1 b0 P 555
2899 ILL F08
A15-A10
D0 b2 b1 b0 P AAA
A15-A10 are upper address bits for the 1K-byte page where the SFR memory is mapped.
Desired Value
b2 b1 b0 P XXX
BITS 7:6
Setting these two bits to any combination other than "10" will interfere with device proper operation. E2 Memory Map Register (EEM) Default = 07
7 6 5 4 3 2 1 0
Delay of tWC
Exit Routine
2899 ILL F10.1
X = Don't Care B[2:0] = E2M [2:0] P = Address bit (A12) of the memory plane not being read.
0
0
LAM
0
RST
A15
A14
A13
2899 ILL F09
Figure 9. Setting Program Memory Map Register
AA b2 b1 b0 P 555
A15-A13
Modifying these three bits changes the location of the program memory within the address map.The A15-A13 correspond to the upper three address bits of the 8Kbyte page where program memory will be mapped.
55
b2 b1 b0 P AAA
RST
The RST bit controls the polarity of the RESET input pin. "0" = RESET is Active LOW "1" = RESET is Active HIGH
A0
b2 b1 b0 P 555
AA
b2 b1 b0 P 555
E0
b2 b1 b0 P AAA
LAM
Port B can be configured as either a general purpose I/O port (normal I/O mode), or latched address mode (LAM). The LAM option programs port B to output the demultiplexed low order byte of the address latched into the X68C75 by AS. The LAM bit selects between these two modes. "0" = Port B is an I/O Port "1" = Port B outputs low address byte (A7-A0)
Desired Value b2 b1 b0 P XXX
Delay of tWC
Exit Routine
2899 ILL F11.1
X = Don't Care B[2:0] = E2M [2:0] P = Address bit (A12) of the memory plane not being read.
8
X68C75 SLIC(R) E2
The complemented contents of the SFR map register and the E2 memory map register can be read by the microcontroller at their corresponding SFR addresses. The physical memory location of these registers can be derived by adding the following offset to the SFR base address: SFR Map Register E2 Memory Map Register 00H 38H The INT flag is set when any of input strobes are toggled provided that their corresponding interrupt enable bits (ENA, ENB) are set. The INT flag is cleared when latched data is read (PDR ) or pending interrupt status flag (INTA, INTB) in ISR is forced to "0" by the interrupt service routine. Interrupt service routine should examine the interrupt status flags (INTA, INTB) and identify the source of pending interrupt. The E2 memory interrupt status flag (EOW) is another means to detect the early completion of a write cycle. When ENEE is enabled, the hardware will set the EOW flag, and interrupt the microcontroller at the end of an internal programming cycle. Toggle Bit Polling can be replaced by the EOW hardware interrupt, which reduces the software overhead. The EOW flag should be cleared by software. The interrupt status register bits are mapped as follows.
If the regions specified in the map registers overlap, only the SFR will be accessible. Interrupt Status Register (ISR) The Interrupt Status Register is a volatile register used to configure the interrupt condition for the I/O ports as well as to determine the interrupt status of the ports. The X68C75 ports can generate an interrupt to the microcontroller upon the proper transition (as specified in the configuration register) on either STRA or STRB pins when the corresponding I/O port is configured as an input.
Figure 10. Interrupt Status Register 7 INT 6 5 4 3 2 1 0 0 EOW
INTA INTB ENA
ENB ENEE
Interrupt Flag "0" = No pending interrupt "1" = Interrupt request Port A - Interrupt Status "0" = No pending interrupt "1" = Port A latched data when a valid transition occurred on the STRA and port A was an input port. Port B - Interrupt Status "0" = No pending interrupt "1" = Port B latched data when a valid transition occurred on the STRB and port B was an input port. Port A - Interrupt Enable "0" = Mask off interrupt "1" = Interrupt enabled
EEPROM Interrupt Status "0" = Programming in progress "1" = Set by hardware when it completes programming the previously written data
EEPROM Interrupt Enable "0" = Mask off interrupt "1" = Interrupt enabled
Port B - Interrupt Enable "0" = Mask off interrupt "1" = Interrupt enabled
2899 ILL F12.1
9
X68C75 SLIC(R) E2
Configuration Register (CR) The Configuration Register is a volatile register used to configure the operation of the I/O ports. The configuration register allows the microcontroller to designate whether each of the two ports is an input or output, what type of output drive is to be used, and specifies the polarity of the two strobe lines, STRA and STRB. The bit map of configuration register is shown below. The IRST bit in the configuration register controls the method used to clear the port interrupt request flags (INTA, INTB). The interrupts are reset by either reading the interrupt source or writing to the interrupt status register. The interrupt must be disabled prior to changing strobe polarity bits (STPA, STPB), or port direction bits (DIRA, DIRB) in CR. Otherwise, any attempt to modify the status of these bits may cause an interrupt to occur. Port Data Registers (PDR) The PDRA/PDRB are byte-wide latches which hold port data. When a port is configured as an output, the outputs of its PDR latch are connected to the port pins. Writing to PDR generates a pulse on the port strobe pin and latches the data. If a port is configured as an input, the inputs of its PDR latch are connected to the port pins. External data is latched into PDR on the positive edge of its clock. The port strobe input and strobe polarity bit (STPA, STPB) are XORed to generate the PDR input clock. Figure 11. Configuration Register
7 IRST 6 1 5 4 3 2 1 0
Port Pin Registers (PPR) The read-only Port Pin Registers are used for reading the current status of the external I/O port pins. Accessing the PPR causes the values on the port pins to be placed on the data bus. The port direction control bits in configuration register set the direction for the entire port and no control mechanism is provided to program the direction of individual pins. However, the ports have a flexible architecture which allows operating I/O ports in bidirectional mode using the PPR read feature. A port can be operated in input/output mode by configuring it as an open-drain output port. The port wire-OR bit (AWO, or BW) and its port data direction bit (DIRA, or DIRB) in CR, should be set to "1". The PDR bits which correspond to the port pins assigned as inputs should be programmed to "1". For monitoring the status of the input pins, the PPR can be read. In this application the port strobe pin and the PDR latch are in output mode. In open-drain mode, there are weak internal pull-ups on the port pins, however external pull-ups must be used for proper switching of the I/O lines. Static RAM Block There are 16 bytes of volatile static RAM registers mapped to the SFR region. They reside in the 200H20FH area offset from the SFR base address. Accessing these registers has to be done through external RAM operations for both writes and reads.
AWO BWO DIRA DIRB STPA STPB
Interrupt Request Reset Mode This bit controls the clearing of the interrupt request flag. "0" = Reading the interrupt source "1" = Writing to the request register
Strobe B - Strobe Pin Polarity "0" = Active LOW "1" = Active HIGH
Strobe A - Strobe Pin Polarity "0" = Active LOW "1" = Active HIGH
Port A - Outputs "0" = CMOS "1" = Open-Drain
Port B - Direction Flag "0" = Input mode "1" = Output mode
Port B - Outputs "0" = CMOS "1" = Open-Drain
Port A - Direction Flag "0" = Input mode "1" = Output mode
2899 ILL F13.1
10
X68C75 SLIC(R) E2
PRINCIPLES OF OPERATION I/O Ports Operation The expansion ports are accessible to the software using their assigned memory mapped addresses. Each port occupies two addresses in the SFR plane, the Port Data Register and Port Pin Register. These registers and their location in the 1K-byte register memory space is shown on page 7. The ports can be configured as either inputs or outputs, the DIRA and DIRB bits in the configuration register are used to select between the modes. The input signal on the strobe pin, when the corresponding port is configured as an input, is fed to the clock input of the port latch. These are transparent latches and the trailing edge of the strobe pulse is used to latch the data present on the input pins. The strobe signal polarity is configurable using the STPA and STPB bits in the configuration register. Writing to the port data register of an output port will generate a pulse of fixed duration on its strobe pin. The data also simultaneously arrives at the port output pins. The latched data stays there until new data is written to the port data register. The strobe pulse shape is controlled by the state of the STPA and STPB bits in configuration register. A "1" forces the valid transition on the corresponding strobe pin as active HIGH ( ), and a "0" sets it to active LOW ( ). When an external strobe signal is applied to an input port, the latching of input data is followed by the setting of the interrupt flags. The INTA and INTB interrupt flags are used by ports A and B respectively, and are set along with the INT interrupt flag at the end of strobe pulse input. External interrupt (IRQ) is generated if the interrupt enable flags (ENA, and ENB) are set by the software. The former enables the port A interrupt and the latter the port B interrupt. The port output drivers can be either CMOS or opendrain. The wire-OR bits (AWO, BWO) in the configuration register are used to make the selection. When the bits are "0" the CMOS drivers are enabled . Setting these bits will enable the open-drain output drivers. Small pullup resistors should be used on the pins of open-drain outputs.
Figure 12. Block Diagram of the I/O Ports
STROBE (PORT INPUT)
PORT WRITE (PORT OUTPUT) INPUT
LATCH FOR I/O PIN OUTPUT PORT READ (PORT INPUT)
PORT OUTPUT I/O PIN
INTERNAL DATA BUS
PIN READ (PORT IN OR OUTPUT)
2899 ILL F14.1
11
X68C75 SLIC(R) E2
IRQ The IRQ pin is an active LOW open-drain output. In embedded systems applications, this signal is connected to the microcontroller interrupt input pin through either a direct connection or via an interrupt controller. Table 1 depicts the three sources of interrupts and their associated flags. Under normal conditions, the INT and port interrupt flags are set, if the port which is configured as an input has its strobe line toggled. If the port interrupt enable flag is set, or gets set while the INT flag is set, then the IRQ signal is asserted. The IRQ stays valid as long as the interrupt flags are not cleared by the software or the hardware. Another interrupt source is the End Of Write flag (EOW) which is set by the hardware at the end of every internal programming cycle. The interrupt from this source is controlled by the ENEE bit in ISR. If ENEE is enabled, then EOW can generate an external interrupt. The interrupt is cleared by setting EOW to "0". Table 1. X68C75 Interrupt Sources Interrupt Source PORT A PORT B EOW Interrupt Enable ENA ENB ENEE Status Flag INTA INTB EOW INT Flag "1" "1" --
2899 PGM T02.1
SOFTWARE CONTROLLED PORT OPERATIONS The individual clock signals, that control the PDR input latches and load the external data present on the port pins, are generated by XORing the strobe polarity bit and the strobe input of the port. The strobe polarity bits (STPA, STPB) in CR can be used to program the active edge of the strobe inputs. However, if the external strobe input is permanently tied to VSS or VCC, then the strobe polarity bit controls the PDR input latch clock signal. When a port strobe and its polarity bit have identical logic levels, the corresponding PDR latch is active and any change in the port inputs will show up at the PDR latch outputs. Holding the strobe input at current levels and changing the strobe polarity bit value will generate a positive transition on the PDR clock signal, causing the latch outputs to reflect the previous logic state of the port pins. The clock transition sets the interrupt flags, and if the interrupts have been enabled, then an external interrupt signal will be asserted. This feature allows the port input operation by permanently tying the STRx inputs to VCC or VSS, and using the STPx bits in CR to control PDR latches. Another advantage of this feature are software generated interrupts. Since the clocking of the PDR latch causes the corresponding port INTx flags to be set, by enabling the interrupts the microcontroller is forced to execute the interrupt service routine responsible to service the newly latched data. END OF WRITE (EOW) INTERRUPT The internal programming cycle requires several milliseconds for either a single byte write or a page write. The updated memory plane is inaccessible while the programming is in progress. However, the opposite plane is still available for program fetch and data read operations. The X68C75 has two means of signaling end of an internal programming cycle. In the Toggle Bit Polling technique, the last written byte is successively read. Bit 6 of read data toggles while the programming cycle is still in progress. The software has to continually monitor device responses and determine if it can again access the plane. In the other method, at the end of an internal programming cycle, the hardware sets the EOW flag. The software can either poll this flag or enable the interrupts by setting the ENEE bit in ISR. Effective use of EOW is made by clearing it prior to initiating a write operation. If
PORTS A & B INTERRUPTS The X68C75 features two 8-bit I/O ports which are equipped with a configurable interrupt module. The interrupts are used to signal the reception of new data at an input port data latch. When a port is configured as an output, it can no longer generate any interrupts. The input port interrupt mechanism is controlled by the external strobe pins (STRA, STRB). Detecting a valid transition on the pins will set the interrupt flags and latch in the input data. The external interrupts from the ports can be masked off using interrupt enable bits(ENA and ENB) in ISR. Once an external interrupt is asserted, clearing the interrupt flags will cause the IRQ signal to return to its idle state. There are two ways of resetting the interrupt flags. The selection is made using the IRST bit in the configuration register. If IRST is set, then the interrupt flags are cleared by writing "0" to the bit positions corresponding to the interrupt flags (INTA, INTB) in ISR. When the IRST bit is cleared, reading the PDR automatically clears the interrupt flags.
12
X68C75 SLIC(R) E2
the interrupt is enabled, an external interrupt will be asserted at the completion of the internal write cycle. The interrupt is cleared by setting EOW to "0". USING A PORT IN BIDIRECTIONAL MODE In order to use a port in bidirectional mode, it has to be configured as an open drain output port. Small pull-up resistors are required on all port output pins. Bit positions in the port data register corresponding to port inputs should contain "1". The inputs are then read by accessing PPR. Data is not latched into the device, so the inputs must stay valid throughout the read cycle. The port strobe pin is configured as an output and cannot be used as port latch clock input. SLIC FUNCTIONS (68HC11 Specific SLIC) The resident SLIC E2 has designated memory spaces allocated for its use. The user's application code should avoid using these areas as part of its code segment, otherwise it will overwrite the SLIC E2. Version 3.0 of the X68C75 SLIC E2 occupies 192 bytes in the upper memory bank, FF00-FFC0H, and 336 bytes in the lower bank's address range E000-E14FH. Prior to downloading code, assemble and link the source files using the above address information. Use memory space taken up by the SLIC E2 as a run-time data storage, if there is no further need to modify the X68C75 SLIC E2 content. The current version of the SLIC E2 configures the 68HC11 serial port to the variable baud rate mode. It sets a timer prescalar value for a system clock rate of 8MHz. For other clock rates, the end user must recalculate timer 1 reload value for 9600 baud rate and write it into the Figure 13.
E000 SLIC E150
X68C75 location E024H. The XSLIC software, a PC based communication driver, automates changing of the default parameters when using its SETUP option menu. The boot-firmware (SLIC) residing on the X68C75 contains a lookup table which can be accessed from the subroutine (EXEC_FUNC), located at location E120H. Two bytes are used per table entry. The EXEC_FUNC input requirements are as follows: B = Contains a function number from the following function table. The table entry at location (E14E-E14FH) is reserved for user's application code. This function will be executed on power-up if the SLIC receives any characters other than those for the RESET (ASCII `R'), or ID (ASCII `X') commands. This table entry can be changed to point to other code responsible for power-up initialization. This method is preferred to changing the reset vector, since the SLIC code can still be invoked upon power-up. Other functions available through the EXEC_FUNC calls are as follows: Table 2. FUNCTION NO. 0 - PROC_PROG DESCRIPTION
User's Program/Data
FF00 SLIC FFC0 ISR & Reset Vectors FFFF
2899 ILL F15
Download and program a page 1 - PROC_BPR Program BPR 2 - RESET Start execution from location E000H 3 - PROC_VER Download and verify a page 4 - DUMMY Command not recognized 5 - INIT_UART Initialize UART parameters to default 6 - PROG_PG Program a page 7 - SEND_CHAR Send a character to the UART 8 - GET_CHAR Read a character from the RAM receive buffer (40H-5FH) 9 - SDP_HI_PLANE Generate SDP off sequence for upper plane 10- SDP_LO_PLANE Generate SDP off sequence for lower plane 11- USER_CODE Execute user's code
2899 PGM T03.2
For detailed information about the listed functions, including their input requirements, refer to the SLIC software specification document.
13
X68C75 SLIC(R) E2
APPLICATION EXAMPLES This section gives examples of most widely used embedded systems architectures using the X68C75 and 68HC11 microcontroller. However, keep in mind that other microcontrollers are also supported by the X68C75 and/or other SLIC devices that Xicor manufactures. Example 1 In this system, the X68C75 is the only parallel device residing on the multiplexed address and data bus. There may be other peripherals on the system board which are controlled by the ports on the X68C75. This configuration maps the EEM to a memory address in the range of E000-FFFFH. The SFRM can be mapped to any of the 64 x 1K pages within the memory space. Figure 14. Example 1
68HC11 X68C75 STRA PA A[15:8] AD[7:0] STRB AS R/W E VCC CE RESET AS R/W E SEL PB
Example 2 Applications requiring more than 8K bytes of program memory space can be implemented using the basic system architecture depicted in example 1 along with an additional memory device such as the X28C256. Since this device requires non-multiplexed address/data buses, the X68C75 LAM feature is used to output the low order address byte. The SFRM can be mapped to any 64x1K page, but the X28C256 should be mapped to the low memory address space and out of the E2M address range (E000-FFFFH). This technique may also be used for other external byte wide memories such as SRAMs or EPROMs.
VCC
2899 ILL F16
Figure 15. Example 2
68HC11 X68C75 STRA PA A[15:8] AD[7:0] STRB AS R/W E AS R/W E CE PB A[7:0] 8 A7-A0 X28C256
VCC
VCC RESET A15 CE OE WE I/O7-I/O0 A14-A8
D[7:0] A[15:8]
2899 ILL F17
14
X68C75 SLIC(R) E2
Example 3 If an application requires larger program memory storage and both extra ports, then example 2 does not meet this requirement. Since the LAM feature uses port B to output the non-multiplexed address, then port B cannot be also used as general purpose I/O. The solution to this problem is to use X88C64, which interfaces to a multiplexed bus and takes an active LOW CE input. Example 3 maps the X88C64 to the bottom 8K program memory space in the range of 0000-1FFFH. This approach provides a total of 16K-bytes of program memory. Using the same approach, two additional X88C64 devices can Figure 16. Example 3
68HC11 X68C75 PA STRA A[15:8] AD[7:0] STRB AS R/W E VCC CE RESET RD ALE R/W A/D7-A/D0 A12-A8 CE PSEN AS R/W E VCC PB X88C64
be added and A13-A14 can be used as their CE inputs, for a total of 32K-bytes of program memory. Ports A and B are still available to handle any general purpose I/O functions. Example 4 For those applications using extensive I/O, up to 128 I/O pins are obtained by placing 8 of the X68C75 devices on the same bus. This approach gives a total of 64K-bytes of program memory space, and 128 I/O pins. Note that the SFRM can overlap the E2M address space, however, only the SFR resources are accessible and the associated E2 memory location are not available.
AD7:0 A15:8 A15
2899 ILL F18
Figure 17. Example 4
68HC11
X6
8C 7
5
STRA PA A[15:8] AD[7:0] 128 I/O
AS R/W E VCC
AS R/W E CE
STRB PB
2899 ILL F19
15
X68C75 SLIC(R) E2
ABSOLUTE MAXIMUM RATINGS* Temperature under Bias .................. -65C to +135C Storage Temperature ....................... -65C to +150C Voltage on any Pin with Respect to VSS .................................. -1V to +7V D.C. Output Current ............................................. 5mA Lead Temperature (Soldering, 10 seconds) .............................. 300C *COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
RECOMMENDED OPERATING CONDITIONS Temperature Commercial Industrial Military Min. 0C -40C -55C Max. +70C +85C +125C
2899 PGM T04.1
Supply Voltage X68C75
Limits 5V 10%
2899 PGM T05.1
D.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise specified.) Limits Symbol ICC ISB1(CMOS) ISB2(TTL) ILI ILO VlL(3) VIH(3) VOL VOH Parameter VCC Current (Active) VCC Current (Standby) VCC Current (Standby) Input Leakage Current Output Leakage Current Input LOW Voltage Input HIGH Voltage Output LOW Voltage Output HIGH Voltage -1 2 Min. Max. 60 100 2 10 10 0.8 VCC + 0.5 0.4 Units mA A mA A A V V V V Test Conditions CE = VIH, All I/O's = Open, Other Inputs = VCC CE = VIL, All I/O's = Open, Other Inputs = VCC-0.3V, AS = VIL CE = VIL, All I/O's = Open, Other Inputs = VIH, AS = VIL VIN = VSS to VCC VOUT = VSS to VCC, E = VIL
2.4
IOL = 2.1mA, Ports (A,B) IOL = 20mA IOH = -400A
2899 PGM T06.1
CAPACITANCE TA = +25C, f = 1MHz, VCC = 5V Symbol CI/O(4) CIN(4) POWER-UP TIMING Symbol tPUR(4) tPUW(4) Parameter Power-Up to Read Power-Up to Write Max. 1 5 Units ms ms
2899 PGM T08
Test Input/Output Capacitance Input Capacitance
Max. 10 6
Units pF pF
Conditions VI/O = 0V VIN = 0V
2899 PGM T07
Notes: (3) VIL min. and VIH max. are for reference only and are not tested. (4) This parameter is periodically sampled and not 100% tested.
16
X68C75 SLIC(R) E2
A.C. CONDITIONS OF TEST Input Pulse Levels Input Rise and Fall Times Input and Output Timing Levels 0V to 3V 10ns 1.5V
2899 PGM T09.1
EQUIVALENT A.C. TEST CIRCUIT
5V 1.92K OUTPUT 1.37K 100pF
2899 ILL F20.2
A.C. CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.) E Controlled Read Cycle No. 1 2 3 4 5 6 7 8 9 10 11 Symbol PWASH tASL tAHL tACC tDHR tCSL PWEH tES tEH tRWS tHZ(5) Parameter Address Strobe Pulse Width Address Setup Time Address Hold Time Data Access Time Data Hold Time CE Setup Time E Pulse Width Enable Setup Time E Hold Time R/W Setup Time E LOW to High Z Output Min. 80 20 30 120 0 7 150 30 20 20 50 Max. Units ns ns ns ns ns ns ns ns ns ns ns
2899 PGM T10.1
E Controlled Read Cycle
CE
6 1 8 9
AS
2 3
A/D0-A/D7
AIN
4
DOUT
5
A8-A12
A8-A12
11
R/W
10 9
2899 ILL F21
E
7
Note: (5)
This parameter is periodically sampled and not 100% tested.
17
X68C75 SLIC(R) E2
E Controlled Write Cycle No. 1 2 3 4 5 6 7 8 9 10 11 12 Symbol PWASH tASL tAHL tDSW tDHW tCSL PWEH tES tRWS tEH tWC tBLC Parameter Address Strobe Pulse Width Address Setup Time Address Hold Time Data Setup Time Data Hold Time CE Setup Time E Pulse Width Enable Setup Time R/W Setup Time E Hold Time Write Cycle Time Byte Load Time (Page Write) Min. 80 20 30 50 30 7 120 30 20 20 0.5 5 100 Max. Units ns ns ns ns ns ns ns ns ns ns ms s
2899 PGM T11
E Controlled Write Cycle
CE
6 1 8 10
AS
2 3
A/D0-A/D7
AIN
4
DIN
5
A8-A12
A8-A12
10
R/W
9
E
7
2899 ILL F22
Note:
(4) tWC is the minimum cycle time to be allowed from the system perspective unless polling techniques are used. It is the maximum time the device requires to automatically complete the internal write operation.
18
X68C75 SLIC(R) E2
Page Write Timing Sequence for E Controlled Operation
OPERATION BYTE 0 BYTE 1 BYTE 2 LAST BYTE READ (1)(2) AFTER tWC READY FOR NEXT WRITE OPERATION
CE
AS
A/D0-A/D7
AIN
DIN
AIN
DIN
AIN
DIN
AIN
DIN
AIN
DIN
AIN
AIN
A8-A12
A12=n
A12=n
A12=n
A12=n
A12=x
ADDR
Next Address
E
R/W
12 11
2899 ILL F04.1
19
X68C75 SLIC(R) E2
Port Read Diagram
1
STRA/STRB (IN)
2 3
*
PA7:0/PB7:0
DATA VALID 4 INTERRUPT RECOGNIZED 6 5 7
IRQ
AS
13
R/W
8 9
A15-A8
PORT ADDRESS 10 12
E
8 9 11 DATA VALID
2899 ILL F26.2
AD7-AD0
A7-A0
NOTE: *Figure shows active HIGH strobes.
PORT READ TIMING No. 1 2 3 4 5 6 7 8 9 10 11 12 13 Symbol tSVSX tIS tIH tSVIV tIAD PWASH tRXIX tASL tAHL tASE tACCE tRWS tRWH Parameter Strobe Pulse Width Data Port Setup Data Port Hold Time Interrupt Request to Strobe IRQ to AS AS Pulse Width E to IRQ High Address setup time Address hold time AS to E High E Access Time R/W Setup Time R/W Hold time Min. 80 20 30 0 80 30 20 30 30 120 30 10 Max. Units ns ns ns ns ns ns ns ns ns ns ns ns ns
2899 PGM T12.1
50
20
X68C75 SLIC(R) E2
Port Write Diagram
5 ADDRESS A15-A8 2 6
A15-A8
CE
1
AS
6 7 8
AD7-AD0
ADDRESS A7-A0 12
DATA VALID
E
4 3
R/W
10 9
STRA/STRB* (OUT)
11
PA7:0 / PB7:0
PREVIOUS PORT DATA
NEW PORT DATA VALID
2899 ILL F27.1
NOTE: *Figure shows active HIGH strobes.
PORT WRITE TIMING No. 1 2 3 4 5 6 7 8 9 10 11 12 Symbol PWASH tWCS tWH tWV tAVLL tLLAX tDVWH tWHDX tSVSX tQVSV tPOS PWEH Parameter AS Pulse Width Write Chip Select Setup Time Write Pulse Hold Time Write Pulse Valid to E Rise Address Setup Time Write Address Hold Time Data Setup Time Data Hold Time Strobe Pulse Width Strobe Access Time Port Output Setup Time E Clock Pulse Width Min. 80 20 10 30 20 30 50 10 120 Max. Units ns ns ns ns ns ns ns ns ns ns ns ns
2899 PGM T13.1
40 40 150
21
X68C75 SLIC(R) E2
LAM (Latch Address Mode) Diagram
2 ADDRESS A15-A8 1 3
A15-A8
AS
2
AD7-AD0
ADDRESS A7-A0 3 4
DATA VALID
PB7:0
ADDRESS A7-A0
2899 ILL F31
LAM TIMING No. 1 2 3 4 Symbol tLHLL tAVLL tLLAX tPOS Parameter AS Pulse Width Address Setup Time Address Hold Time Port Output Setup Time Min. 80 20 30 Max. Units ns ns ns ns
2899 PGM T14.1
20
22
X68C75 SLIC(R) E2
PACKAGING INFORMATION
48-LEAD PLASTIC DUAL IN-LINE PACKAGE TYPE P
2.480 (62.99) 2.385 (60.58)
0.580 (14.73) 0.485 (12.32) PIN 1 INDEX PIN 1 2.300 (58.42) REF. 0.088 (2.24) 0.040 (1.02)
SEATING PLANE 0.200 (5.08) 0.115 (2.92)
0.195 (4.95) 0.125 (3.18)
0.030 (0.76) 0.015 (0.38)
0.110 (2.79) 0.090 (2.29)
0.070 (17.78) 0.030 (7.62)
0.022 (0.56) 0.014 (0.36)
0.625 (15.88) 0.590 (14.99)
TYP. 0.010 (0.25)
0 15
NOTE: 1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH
3926 FHD F43.1
23
X68C75 SLIC(R) E2
PACKAGING INFORMATION
44-PIN PLASTIC LEADED CHIP CARRIER PACKAGE TYPE J
0.695 (17.65) 0.685 (17.40) 0.655 (16.64) 0.650 (16.51) 0.500 (12.70) REF.
SEATING PLANE 0.004 LEAD CO - PLANARITY -- 0.020 (0.51) 0.110 (2.79) 0.100 (2.54) 0.180 (4.57) 0.165 (4.19) 0.156 (3.96) 0.145 (3.68)
PIN 1
0.695 (17.65) 0.685 (17.40) 0.655 (16.64) 0.650 (16.51) 0.500 (12.70)REF.
0.050 (1.27) REF.
0.021 (0.63) 0.013 (0.33) 0.032 (0.81) 0.026 (0.66) 0.630 (16.00) 0.590 (14.99)
0.011 (0.28) 0.009 (0.23)
NOTES: 1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 2. DIMENSIONS WITH NO TOLERANCE FOR REFERENCE ONLY
3926 ILL F29.2
24
X68C75 SLIC(R) E2
PACKAGING INFORMATION
44-LEAD THIN QUAD FLAT PACK (TQFP) PACKAGE TYPE L
He E L1
PIN 1 D Hd
GAGE PLANE 0.25
e
b
A2 70
DIM
C A1
MILLIMETERS MIN MAX 0.15 1.45 0.38 0.200 10.10 10.10 12.10 12.10 0.05 1.35 0.22 0.090 9.90 9.90 11.90 11.90
INCHES MIN 0.002 0.053 0.009 0.004 0.390 0.390 0.468 0.468 MAX 0.006 0.057 0.015 0.008 0.398 0.398 0.476 0.476
A1 A2 b c D E e Hd He L1
0.80 TYP
0.031 TYP
1.00 TYP
0.039 TYP
NOTES: 1. GAGE PLANE DIMENSION IS IN MM. 2. LEAD COPLANARITY SHALL BE 0.10MM [0.004] MAXIMUM.
3926 ILL F36.4
25
X68C75 SLIC(R) E2
ORDERING INFORMATION
X68C75 Device
X
X
SLIC Temperature Range Blank = Commercial = 0C to +70C I = Industrial = -40C to +85C M = Military = -55C to +125C Package P = 48-Lead Plastic DIP J = 44-Lead PLCC L = 44-Lead TQFP
LIMITED WARRANTY Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness tor any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice. Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied. US. PATENTS Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829,482; 4,874,967; 4,883,976; 4,980,859; 5,012,132; 5,003,197; 5,023,694. Foreign patents and additional patents pending. LIFE RELATED POLICY In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurrence. Xicor's products are not authorized for use as critical components in life support devices or systems. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its satety or effectiveness.
26


▲Up To Search▲   

 
Price & Availability of X68C75PM

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X